347
by bellard
soft mmu support |
1 |
/*
|
2 |
* common defines for all CPUs
|
|
3 |
*
|
|
4 |
* Copyright (c) 2003 Fabrice Bellard
|
|
5 |
*
|
|
6 |
* This library is free software; you can redistribute it and/or
|
|
7 |
* modify it under the terms of the GNU Lesser General Public
|
|
8 |
* License as published by the Free Software Foundation; either
|
|
9 |
* version 2 of the License, or (at your option) any later version.
|
|
10 |
*
|
|
11 |
* This library is distributed in the hope that it will be useful,
|
|
12 |
* but WITHOUT ANY WARRANTY; without even the implied warranty of
|
|
13 |
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
|
|
14 |
* Lesser General Public License for more details.
|
|
15 |
*
|
|
16 |
* You should have received a copy of the GNU Lesser General Public
|
|
17 |
* License along with this library; if not, write to the Free Software
|
|
18 |
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
|
|
19 |
*/
|
|
20 |
#ifndef CPU_DEFS_H
|
|
21 |
#define CPU_DEFS_H
|
|
22 |
||
23 |
#include "config.h" |
|
24 |
#include <setjmp.h> |
|
623
by bellard
use osdep.h |
25 |
#include <inttypes.h> |
26 |
#include "osdep.h" |
|
347
by bellard
soft mmu support |
27 |
|
579
by bellard
correct target_ulong definition |
28 |
#ifndef TARGET_LONG_BITS
|
29 |
#error TARGET_LONG_BITS must be defined before including this header
|
|
30 |
#endif
|
|
31 |
||
753
by bellard
added target_phys_addr_t |
32 |
#ifndef TARGET_PHYS_ADDR_BITS
|
759
by bellard
amd64 port (Jocelyn Mayer) |
33 |
#if TARGET_LONG_BITS >= HOST_LONG_BITS
|
753
by bellard
added target_phys_addr_t |
34 |
#define TARGET_PHYS_ADDR_BITS TARGET_LONG_BITS
|
759
by bellard
amd64 port (Jocelyn Mayer) |
35 |
#else
|
36 |
#define TARGET_PHYS_ADDR_BITS HOST_LONG_BITS
|
|
37 |
#endif
|
|
753
by bellard
added target_phys_addr_t |
38 |
#endif
|
39 |
||
579
by bellard
correct target_ulong definition |
40 |
#define TARGET_LONG_SIZE (TARGET_LONG_BITS / 8)
|
41 |
||
753
by bellard
added target_phys_addr_t |
42 |
/* target_ulong is the type of a virtual address */
|
579
by bellard
correct target_ulong definition |
43 |
#if TARGET_LONG_SIZE == 4
|
44 |
typedef int32_t target_long; |
|
45 |
typedef uint32_t target_ulong; |
|
1184
by bellard
64 bit target support |
46 |
#define TARGET_FMT_lx "%08x"
|
579
by bellard
correct target_ulong definition |
47 |
#elif TARGET_LONG_SIZE == 8
|
48 |
typedef int64_t target_long; |
|
49 |
typedef uint64_t target_ulong; |
|
1184
by bellard
64 bit target support |
50 |
#define TARGET_FMT_lx "%016llx"
|
579
by bellard
correct target_ulong definition |
51 |
#else
|
52 |
#error TARGET_LONG_SIZE undefined
|
|
53 |
#endif
|
|
54 |
||
753
by bellard
added target_phys_addr_t |
55 |
/* target_phys_addr_t is the type of a physical address (its size can
|
759
by bellard
amd64 port (Jocelyn Mayer) |
56 |
be different from 'target_ulong'). We have sizeof(target_phys_addr)
|
57 |
= max(sizeof(unsigned long),
|
|
58 |
sizeof(size_of_target_physical_address)) because we must pass a
|
|
59 |
host pointer to memory operations in some cases */
|
|
60 |
||
753
by bellard
added target_phys_addr_t |
61 |
#if TARGET_PHYS_ADDR_BITS == 32
|
62 |
typedef uint32_t target_phys_addr_t; |
|
63 |
#elif TARGET_PHYS_ADDR_BITS == 64
|
|
64 |
typedef uint64_t target_phys_addr_t; |
|
65 |
#else
|
|
66 |
#error TARGET_PHYS_ADDR_BITS undefined
|
|
67 |
#endif
|
|
68 |
||
1535
by bellard
ram_addr_t type for ram offsets |
69 |
/* address in the RAM (different from a physical address) */
|
70 |
typedef unsigned long ram_addr_t; |
|
71 |
||
672
by bellard
do not depend on thunk.h - more log items |
72 |
#define HOST_LONG_SIZE (HOST_LONG_BITS / 8)
|
73 |
||
1486
by bellard
simplified PowerPC exception handling (Jocelyn Mayer) |
74 |
#define EXCP_INTERRUPT 0x10000 /* async interruption */ |
75 |
#define EXCP_HLT 0x10001 /* hlt instruction reached */ |
|
76 |
#define EXCP_DEBUG 0x10002 /* cpu stopped after a breakpoint or singlestep */ |
|
347
by bellard
soft mmu support |
77 |
|
78 |
#define MAX_BREAKPOINTS 32
|
|
79 |
||
1623
by bellard
added CPU_COMMON and CPUState.tb_jmp_cache[] |
80 |
#define TB_JMP_CACHE_BITS 12
|
81 |
#define TB_JMP_CACHE_SIZE (1 << TB_JMP_CACHE_BITS)
|
|
82 |
||
347
by bellard
soft mmu support |
83 |
#define CPU_TLB_SIZE 256
|
84 |
||
85 |
typedef struct CPUTLBEntry { |
|
403
by bellard
comments |
86 |
/* bit 31 to TARGET_PAGE_BITS : virtual address
|
87 |
bit TARGET_PAGE_BITS-1..IO_MEM_SHIFT : if non zero, memory io
|
|
88 |
zone number
|
|
89 |
bit 3 : indicates that the entry is invalid
|
|
90 |
bit 2..0 : zero
|
|
91 |
*/
|
|
759
by bellard
amd64 port (Jocelyn Mayer) |
92 |
target_ulong address; |
403
by bellard
comments |
93 |
/* addend to virtual address to get physical address */
|
759
by bellard
amd64 port (Jocelyn Mayer) |
94 |
target_phys_addr_t addend; |
347
by bellard
soft mmu support |
95 |
} CPUTLBEntry; |
96 |
||
1623
by bellard
added CPU_COMMON and CPUState.tb_jmp_cache[] |
97 |
#define CPU_COMMON \
|
98 |
struct TranslationBlock *current_tb; /* currently executing TB */ \ |
|
1633
by bellard
SMP support |
99 |
int cpu_halted; /* TRUE if cpu is halted (sleep mode) */ \ |
1623
by bellard
added CPU_COMMON and CPUState.tb_jmp_cache[] |
100 |
/* soft mmu support */ \ |
101 |
/* in order to avoid passing too many arguments to the memory \ |
|
102 |
write helpers, we store some rarely used information in the CPU \
|
|
103 |
context) */ \ |
|
104 |
unsigned long mem_write_pc; /* host pc at which the memory was \ |
|
105 |
written */ \ |
|
106 |
target_ulong mem_write_vaddr; /* target virtual addr at which the \ |
|
107 |
memory was written */ \ |
|
108 |
/* 0 = kernel, 1 = user */ \ |
|
109 |
CPUTLBEntry tlb_read[2][CPU_TLB_SIZE]; \
|
|
110 |
CPUTLBEntry tlb_write[2][CPU_TLB_SIZE]; \
|
|
111 |
struct TranslationBlock *tb_jmp_cache[TB_JMP_CACHE_SIZE]; \
|
|
112 |
\
|
|
113 |
/* from this point: preserved by CPU reset */ \ |
|
114 |
/* ice debug support */ \ |
|
115 |
target_ulong breakpoints[MAX_BREAKPOINTS]; \
|
|
116 |
int nb_breakpoints; \
|
|
117 |
int singlestep_enabled; \
|
|
118 |
\
|
|
1633
by bellard
SMP support |
119 |
void *next_cpu; /* next CPU sharing TB cache */ \ |
120 |
int cpu_index; /* CPU index (informative) */ \ |
|
1623
by bellard
added CPU_COMMON and CPUState.tb_jmp_cache[] |
121 |
/* user data */ \ |
122 |
void *opaque;
|
|
123 |
||
347
by bellard
soft mmu support |
124 |
#endif
|