2
* MIPS emulation memory micro-operations for qemu.
4
* Copyright (c) 2004-2005 Jocelyn Mayer
6
* This library is free software; you can redistribute it and/or
7
* modify it under the terms of the GNU Lesser General Public
8
* License as published by the Free Software Foundation; either
9
* version 2 of the License, or (at your option) any later version.
11
* This library is distributed in the hope that it will be useful,
12
* but WITHOUT ANY WARRANTY; without even the implied warranty of
13
* MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
14
* Lesser General Public License for more details.
16
* You should have received a copy of the GNU Lesser General Public
17
* License along with this library; if not, write to the Free Software
18
* Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21
/* Standard loads and stores */
22
void glue(op_lb, MEMSUFFIX) (void)
24
T0 = glue(ldsb, MEMSUFFIX)(T0);
28
void glue(op_lbu, MEMSUFFIX) (void)
30
T0 = glue(ldub, MEMSUFFIX)(T0);
34
void glue(op_sb, MEMSUFFIX) (void)
36
glue(stb, MEMSUFFIX)(T0, T1);
40
void glue(op_lh, MEMSUFFIX) (void)
42
T0 = glue(ldsw, MEMSUFFIX)(T0);
46
void glue(op_lhu, MEMSUFFIX) (void)
48
T0 = glue(lduw, MEMSUFFIX)(T0);
52
void glue(op_sh, MEMSUFFIX) (void)
54
glue(stw, MEMSUFFIX)(T0, T1);
58
void glue(op_lw, MEMSUFFIX) (void)
60
T0 = glue(ldl, MEMSUFFIX)(T0);
64
void glue(op_lwu, MEMSUFFIX) (void)
66
T0 = glue(ldl, MEMSUFFIX)(T0);
70
void glue(op_sw, MEMSUFFIX) (void)
72
glue(stl, MEMSUFFIX)(T0, T1);
76
/* "half" load and stores. We must do the memory access inline,
77
or fault handling won't work. */
78
/* XXX: This is broken, CP0_BADVADDR has the wrong (aligned) value. */
79
void glue(op_lwl, MEMSUFFIX) (void)
81
uint32_t tmp = glue(ldl, MEMSUFFIX)(T0 & ~3);
82
CALL_FROM_TB1(glue(do_lwl, MEMSUFFIX), tmp);
86
void glue(op_lwr, MEMSUFFIX) (void)
88
uint32_t tmp = glue(ldl, MEMSUFFIX)(T0 & ~3);
89
CALL_FROM_TB1(glue(do_lwr, MEMSUFFIX), tmp);
93
void glue(op_swl, MEMSUFFIX) (void)
95
uint32_t tmp = glue(ldl, MEMSUFFIX)(T0 & ~3);
96
tmp = CALL_FROM_TB1(glue(do_swl, MEMSUFFIX), tmp);
97
glue(stl, MEMSUFFIX)(T0 & ~3, tmp);
101
void glue(op_swr, MEMSUFFIX) (void)
103
uint32_t tmp = glue(ldl, MEMSUFFIX)(T0 & ~3);
104
tmp = CALL_FROM_TB1(glue(do_swr, MEMSUFFIX), tmp);
105
glue(stl, MEMSUFFIX)(T0 & ~3, tmp);
109
void glue(op_ll, MEMSUFFIX) (void)
112
T0 = glue(ldl, MEMSUFFIX)(T0);
113
env->CP0_LLAddr = T1;
117
void glue(op_sc, MEMSUFFIX) (void)
119
CALL_FROM_TB0(dump_sc);
120
if (T0 == env->CP0_LLAddr) {
121
glue(stl, MEMSUFFIX)(T0, T1);
129
#ifdef MIPS_HAS_MIPS64
130
void glue(op_ld, MEMSUFFIX) (void)
132
T0 = glue(ldq, MEMSUFFIX)(T0);
136
void glue(op_sd, MEMSUFFIX) (void)
138
glue(stq, MEMSUFFIX)(T0, T1);
142
/* "half" load and stores. We must do the memory access inline,
143
or fault handling won't work. */
144
void glue(op_ldl, MEMSUFFIX) (void)
146
target_long tmp = glue(ldq, MEMSUFFIX)(T0 & ~7);
147
CALL_FROM_TB1(glue(do_ldl, MEMSUFFIX), tmp);
151
void glue(op_ldr, MEMSUFFIX) (void)
153
target_long tmp = glue(ldq, MEMSUFFIX)(T0 & ~7);
154
CALL_FROM_TB1(glue(do_ldr, MEMSUFFIX), tmp);
158
void glue(op_sdl, MEMSUFFIX) (void)
160
target_long tmp = glue(ldq, MEMSUFFIX)(T0 & ~7);
161
tmp = CALL_FROM_TB1(glue(do_sdl, MEMSUFFIX), tmp);
162
glue(stq, MEMSUFFIX)(T0 & ~7, tmp);
166
void glue(op_sdr, MEMSUFFIX) (void)
168
target_long tmp = glue(ldq, MEMSUFFIX)(T0 & ~7);
169
tmp = CALL_FROM_TB1(glue(do_sdr, MEMSUFFIX), tmp);
170
glue(stq, MEMSUFFIX)(T0 & ~7, tmp);
174
void glue(op_lld, MEMSUFFIX) (void)
177
T0 = glue(ldq, MEMSUFFIX)(T0);
178
env->CP0_LLAddr = T1;
182
void glue(op_scd, MEMSUFFIX) (void)
184
CALL_FROM_TB0(dump_sc);
185
if (T0 == env->CP0_LLAddr) {
186
glue(stq, MEMSUFFIX)(T0, T1);
193
#endif /* MIPS_HAS_MIPS64 */
195
void glue(op_lwc1, MEMSUFFIX) (void)
197
WT0 = glue(ldl, MEMSUFFIX)(T0);
200
void glue(op_swc1, MEMSUFFIX) (void)
202
glue(stl, MEMSUFFIX)(T0, WT0);
205
void glue(op_ldc1, MEMSUFFIX) (void)
207
DT0 = glue(ldq, MEMSUFFIX)(T0);
210
void glue(op_sdc1, MEMSUFFIX) (void)
212
glue(stq, MEMSUFFIX)(T0, DT0);